#### **Project Report**

In the Partial fulfillment of B. Tech. - III year

Course requirement of

**Subject: Digital Hardware Design** 



#### **Submitted To:**

Dr. Nirupama MP
Assistant Professor (Electronics and Communication Engineering)
School of Engineering & Technology
BML Munjal University

### **Submitted by:**

| S No. | Roll No.    | Name                 |
|-------|-------------|----------------------|
| 1.    | 1700315C204 | Harsha Machineni     |
| 2.    | 1700316C204 | Harshith Kumar.N     |
| 3.    | 1700327C204 | Madhur Garg          |
| 4.    | 1700361C204 | Sushrut Gokhale      |
| 5.    | 1700346C204 | Saikumar Pagidipalli |
| 6.    | 1700340C204 | Phani Sriram Maganti |

**Date:** 26/11/2019 **Branch:** ECE- 2017

# **Table of Contents**

| 1.  | Abstract                        |
|-----|---------------------------------|
| 2.  | Problem statement               |
| 3.  | Specific problem solved         |
| 4.  | Project details                 |
|     | 4.1. Multiplication algorithm   |
|     | 4.2. Steps of multiplication    |
|     | 4.3. Working of multiplier      |
|     | 4.4. Result                     |
| 5.  | Previous Experiments            |
| 6.  | Block Diagram                   |
| 7.  | Software used                   |
| 8.  | Why it is better!               |
| 9.  | Project status                  |
| 10. | Project motivation              |
| 11. | Product implementation          |
| 12. | Additional information          |
|     | References                      |
|     | Appendices                      |
|     | 1. Verilog Code                 |
|     | 2. Simulation Outputs           |
|     | 3. Test Bench                   |
|     | 4. Implementation block diagram |

#### **Abstract**

Floating Point (FP) multiplication is widely used in large set of scientific and signal processing computation. Multiplication is one of the common arithmetic operations in these computations. In addition, the proposed design is compliant with IEEE-754 format and handles various special cases. The design achieved with an area of slices.

#### **Problem statement**

State the problem or problems that motivated or required a solution provided by this project: Floating point multipliers play an important role in calculations in digital world. No processing can be imagined without them. Because of the complexity of the algorithms, floating point operations are very hard to implement on FPGA. The computations for floating point operations involve large dynamic range, but the resources required for this operation is high compared with the integer operations. We have unsigned/signed multiplier for multiplication of binary numbers, for multiplication of floating-point numbers floating point multiplier is used. There is a separate algorithm for this multiplication.

## **Specific Problem Solved**

We mainly focus on the fast multiplication of floating-point numbers using less no. of flip flops.

# **Project in Detail**

### 1. Floating Point multiplication algorithm:

Multiplying two numbers in floating point format is done by

- 1. Adding the exponent of the two numbers then subtracting the bias from their result.
- 2. Multiplying the significand of the two numbers
- 3. Calculating the sign by XORing the sign of the two numbers.

In order to represent the multiplication, result as a normalized number there should be '1' in the MSB of the result (leading one).

# 2. The following steps are necessary to multiply two floating point numbers:

- 1. Multiplying the significand i.e. (1.MI \* 1.M2).
- 2. Placing the decimal point in the result.
- 3. Adding the exponents i.e. (E I + E2 -Bias).
- 4. Obtaining the sign i.e. sign\_1 XOR sign\_2.
- 5. Normalizing the result i.e. obtaining '1' at the MSB of the results "significand".

#### 3. Working of Multiplier:

- Initially the state is Reset when reset is '1' the input & output\_ack and input & output\_stb bits are '0', irrespective of inputs when the reset is '0'. Then the next state is "get a".
- In get\_a, if both input\_ack and input\_stb are '1', then the given first input is stored in respective 64-bit register, and next state is to get\_b.
- In get\_b, if both input\_ack and input\_stb are '1', then the given first input is stored in respective 64-bit register, and next state is to unpack.
- In this state the 64-bit registers are unpacked into sign bit, Exponent, mantissa. Since, we are using IEEE-754 Double precision Floating point multiplier. The exponent field contains 11 bits and Mantissa field contains 52 bits and 1 bit for sign.
- After, Unpacking the given inputs then we need to check for special cases, here, we considered the following:
  - 1. Quiet NaN
  - 2. Infinity
  - 3. Zero
  - 4. DE normalised

| Number | Sign | Exponent | Fraction                                |
|--------|------|----------|-----------------------------------------|
| 0      | x    | 00000000 | 000000000000000000000000000000000000000 |
| 60     | 0    | 11111111 | 000000000000000000000000000000000000000 |
| - 00   | 1    | 11111111 | 000000000000000000000000000000000000000 |
| NaN    | х    | 11111111 | non-zero                                |

- A number is said to be zero if the exponent field and mantissa field is filled with all zeros.
- A number is said to be infinity if the exponent is filled with all ones and mantissa is filled with all zeros. As per sign defines the Infinity could be -infinity and +infinity.
- A number is said to be NaN(not a number) if the exponent field is filled with all ones and the mantissa with non-zero. If the 52th bit is '1' then it is said to be Quiet NaN otherwise it is said to be Single NaN.
- After checking special cases, the next state will be Normalisation of inputs as per IEEE-754 format i.e.  $(-1)^S \times (1.M) \times 2^{(E-Bias)}$ . Then the next state will be multiply.
- Here, in this state we are going to xor the sign bits and Adding exponents and Multiplying the mantissas and store them in temporary registers.
- Then Normalising the mantissa and going for packing the components.
- After packing the sign, Exponent and Mantissa the Next state is Put the package in 64-bit output register.

#### 4. Result:

| Logic Utilization                      | used | Available | Util% |
|----------------------------------------|------|-----------|-------|
| Number of slice registers (Flip-flops) | 401  | 41000     | 0.97  |
| Number of LUT's                        | 504  | 82000     | 0.97  |
| Number of bonded IO's                  | 200  | 300       | 66.67 |

Table 1: Device utilization summary of IEEE-754 Double precision floating point multiplier

# **Previous Experiments**

| S.N<br>o. | Existing state of art                                                                                                                                                                                                                       | Drawbacks in existing state of art                                                              | Overcome                 |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------|
| 1.        | An FPGA Based High Speed IEEE-754 Double Precision Floating Point Multiplier U sing Verilog                                                                                                                                                 | It is using a greater<br>number of flip-<br>flops; hence<br>hardware<br>requirement is<br>more. |                          |
| 2.        | An TEEE-754 single precision pipelined floating point multiplier is implemented on multiple FPGAs (4 Actel AI280). Nabeel Shirazi, Walters, and Peter Athanasn implemented custom 16/18 bit three stage pipelined floating point multiplier | doesn't support<br>rounding<br>modes                                                            | Supports rounding modes. |
| 3.        | A parameterizable floating point multiplier is implemented using five stages pipeline, Handel-C software and Xilinx XCYIOOO FPGA. The design achieved the operating frequency of 28MFlops                                                   | The multiplier handles the overflow and underflow cases but rounding is not implemented.        | Supports rounding modes. |
| 4.        | The floating point unit is implemented using the primitives of Xilinx Yirtex IT FPGA. The design achieved the operating frequency of 100 MHz with a latency of 4 clock cycles.                                                              | The multiplier handles the overflow and underflow cases but rounding is not implemented.        | Supports rounding modes. |

# **Block Diagram**



#### **Software Used**

Xilinx Vivado 2018.2 and Modelsim for simulation.

## Why it is better!

The circuit that is designed is able to multiply two single or double precision floating point numbers. The circuit used significantly less amount of flip flops as compares to other implementations on the market however it is able to multiply faster and with less error.

# **Project Status**

The Project met objectives and RTL schematic generated successfully and Implementation completed.

# **Project Motivation**

Multipliers form an important part of computing. It's relatively easy to design a simple whole number multiplier than the floating-point multipliers. Although, there are various algorithms and fine functioning floating point multiplying hardware, but their power consumption and area coverage is more. By studying many such multipliers, the idea to reduce the hardware requirement, without compromising with the speed was conceived.

# **Product Implementation**

Floating point Multiplication is very important in high power computing applications such as:

- Image signal processing
- Digital signal processing
- weather forecasting
- FFT's Digital filters and various Transforms
- For computing very large number and very small number we will use these floating-point Multipliers.

#### **Additional Information**

As FPGA models and technology continue to evolve, floating-point hardware in the DSP blocks will gradually replace traditional fixed-point FFT implementations, with substantial savings of design time and FPGA LUT/register fabric.

#### Floating-point FFT with Minimal Hardware

There is a natural preference to use floating-point implementations in custom embedded applications because they offer a much higher dynamic range and as a bypass the design and analyzing fixed-point word-lengths.

Which includes

- How to properly "scale" operations to minimize word growth and avoid overflow.
- Additionally, many applications such as professional audio, industrial
  measurement/process control, imaging radar, signal intelligence and scientific
  computing inherently require a high dynamic range so that floating-point
  support is a necessity.

#### References

- 1. B. Fagin and C. Renard, "Field Programmable Gate Arrays and Floating Point Arithmetic," IEEE Transactions on VLS1, vol. 2, no. 3, pp. 365-367, 1994.
- 2. N. Shirazi, A. Walters, and P. Athanas, "Quantitative Analysis of Floating Point Arithmetic on FPGA Based Custom Computing Machines," Proceedings of the IEEE Symposium on FPGAs for Custom Computing Machines (FCCM"95), pp.155-162, 1995.
- 3. L. Louca, T. A. Cook, and W. H. Johnson, "Implementation of IEEE Single Precision Floating Point Addition and Multiplication on FPGAs," Proceedings of 83rd IEEE Symposium on FPGAs for Custom Computing Machines (FCCM"96), pp. 107-116,1996.
- 4. An FPGA Based High Speed IEEE-754 Double Precision Floating Point Multiplier U sing Verilog by Addanki Puma Ramesh, A. V. N. Tilak, A.M. Prasad.

# **Appendices**

# 1. Verilog Code

| module double_multiplier(     | $normalise_2 = 4'd9,$                      |
|-------------------------------|--------------------------------------------|
| input_a,                      | round = 4'd10,                             |
| input_b,                      | pack = 4'd11,                              |
| input_a_stb,                  | $put_z = 4'd12;$                           |
| input_b_stb,                  | reg [63:0] a, b, z;                        |
| output_z_ack,                 | reg [52:0] a_m, b_m, z_m;                  |
| clk,                          | reg [12:0] a_e, b_e, z_e;                  |
| rst,                          | reg a_s, b_s, z_s;                         |
| output_z,                     | reg guard, round_bit, sticky;              |
| output_z_stb,                 | reg [107:0] product;                       |
| input_a_ack,                  | always @(posedge clk)                      |
| input_b_ack);                 | begin                                      |
| input clk;                    | case(state)                                |
| input rst;                    | get_a:                                     |
| input [63:0] input_a;         | begin                                      |
| <pre>input input_a_stb;</pre> | s_input_a_ack <= 1;                        |
| output input_a_ack;           | if (s_input_a_ack && input_a_stb) begin    |
| input [63:0] input_b;         | a <= input_a;                              |
| input input_b_stb;            | s_input_a_ack <= 0;                        |
| output input_b_ack;           | state <= get_b;                            |
| output [63:0] output_z;       | end                                        |
| output output_z_stb;          | end                                        |
| input output_z_ack;           | get_b:                                     |
| reg s_output_z_stb;           | begin                                      |
| reg [63:0] s_output_z;        | s_input_b_ack <= 1;                        |
| reg s_input_a_ack;            | if (s_input_b_ack && input_b_stb) begin    |
| reg s_input_b_ack;            | b <= input_b;                              |
| reg [3:0] state;              | s_input_b_ack <= 0;                        |
| parameter $get_a = 4'd0$ ,    | state <= unpack;                           |
| $get_b = 4'd1,$               | end                                        |
| unpack = 4'd2,                | end                                        |
| $special\_cases = 4'd3,$      | unpack:                                    |
| $normalise_a = 4'd4,$         | begin                                      |
| $normalise_b = 4'd5,$         | $a_m \le a[51:0];$                         |
| $multiply_0 = 4'd6,$          | $b_m \le b[51:0];$                         |
| $multiply_1 = 4'd7,$          | $a_e <= a[62:52] - 1023;$ // true exponent |
| $normalise_1 = 4'd8,$         | $b_e <= b[62:52] - 1023;$ // true exponent |

```
end else begin
a_s \le a[63];
b_s \le b[63];
                                                  //Denormalised Number
state <= special_cases;
                                                  if (signed(a_e) == -1023) begin
                                                  a e \le -1022;
end
special_cases:
                                                  end else begin
begin
                                                  a_m[52] <= 1;
//if a is NaN or b is NaN return NaN ///
                                                  end
here we are all taking true exponents
                                                  //Denormalised Number
if ((a \ e == 1024 \&\& a \ m != 0) \parallel (b \ e ==
                                                  if (\$signed(b e) == -1023) begin
1024 && b_m != 0)) begin
                                                  b_e <= -1022;
z[63] \ll 1;//quiet NAN if sign is +1//
                                                  end else begin
z[62:52] \le 2047;// excluding zero//
                                                  b_m[52] \le 1;
z[51] \ll 1;
                                                  end
z[50:0] \le 0;
                                                  state <= normalise_a;
state <= put_z;
                                                  end
//if a is inf return inf
                                                  end
end else if (a_e = 1024) begin
                                                  normalise_a:
z[63] \le a_s \land b_s;
                                                  begin
z[62:52] \le 2047;
                                                  if (a_m[52]) begin
z[51:0] \le 0;
                                                  state <= normalise_b;
state <= put z;
                                                  end else begin
//if b is inf return inf
                                                  a_m \le a_m \le 1;
end else if (b_e = 1024) begin
                                                  a_e \le a_e - 1;
z[63] \le a_s \land b_s;
                                                  end
z[62:52] \le 2047;
                                                  end
                                                  normalise_b:
z[51:0] \le 0;
//if a is zero return zero
                                                  begin
end else if ((\$signed(a_e) == -1023) &&
                                                  if (b_m[52]) begin
(a_m == 0)) begin
                                                  state <= multiply_0;
z[63] \le a_s \land b_s;
                                                  end else begin
z[62:52] \le 0;
                                                  b_m \le b_m \le 1;
z[51:0] \le 0;
                                                  b_e \le b_e - 1;
state <= put_z;
                                                  end
//if b is zero return zero
                                                  end
end else if ((\$signed(b_e) == -1023) &&
                                                  multiply_0:
(b m == 0)) begin
                                                  begin
z[63] \le a_s \land b_s;
                                                  z_s \le a_s \land b_s;
                                                  z_e \le a_e + b_e + 1;
z[62:52] \le 0;
z[51:0] \le 0;
                                                  product \le a_m * b_m;
state <= put_z;
                                                  state <= multiply_1;
```

```
z[51:0] \le 0;
end
                                                 z[62:52] \le 2047;
multiply_1:
begin
                                                 z[63] \le z_s;
z_m <= product[107:55];</pre>
                                                 end
guard <= product[54];</pre>
                                                 state <= put_z;
round bit <= product[53];
                                                 end
sticky <= (product[52:0] != 0);
                                                 put_z:
state <= normalise 1;
                                                 begin
end
                                                 s_output_z_stb \le 1;
normalise 1:
                                                 s_output_z <= z;
begin
                                                 if (s output z stb && output z ack)
if (z_m[52] == 0) begin
                                                 begin
                                                 s_output_z_stb <= 0;</pre>
z_e \le z_e - 1;
z_m \le z_m \le 1;
                                                 state <= get_a;
z_m[0] \le guard;
                                                 end
guard <= round_bit;</pre>
                                                 end
round bit \leq 0;
                                                 endcase
end else begin
                                                 if (rst == 1) begin
state <= pack;
                                                 state <= get_a;
end
                                                 s_{input_a} = ack \le 0;
                                                 s_input_b_ack <= 0;
end
                                                 s_output_z stb \le 0;
pack:
                                                 end
begin
z[51:0] \le z_m[51:0];
                                                 end
z[62:52] \le z_e[11:0] + 1023;
                                                 assign input_a ack = s_input_a ack;
z[63] \le z_s;
                                                 assign input_b_ack = s_input_b_ack;
if (\$signed(z_e) == -1022 \&\& z_m[52]
                                                 assign output_z_stb = s_output_z_stb;
== 0) begin
                                                 assign output_z = s_output_z;
z[62:52] \le 0;
                                                 endmodule
end
//if overflow occurs, return inf
if (signed(z_e) > 1023) begin
```

### 2. Simulation Outputs

Here, we have taken example as Multiplicand is  $1.5 \times 10^8 (1.1 \times 2^8)$  Multiplier is  $1.5 \times 10^8 (1.1 \times 2^8)$  Product is  $2.25 \times 10^{16} (1.001 \times 2^{15})$  or  $10.01 \times 2^{16}$ )



Entity:double\_multiplier Architecture: Date: Tue Nov 26 9.52.44 AM India Standard Time 2019 Row: 1 Page: 1

#### 3.Test bench:

```
`timescale 1ps / 1ps
                                                             // 1 ns, repeat pattern in loop.
module DFPM;
                                                               end
                                                               end
parameter multiply_1 = 4'b0111;
parameter get a = 4'b0000;
parameter get b = 4'b0001;
                                                             // "Constant Pattern"
parameter put z = 4'b1010;
                                                             // Start Time = 0 ps, End Time = 1 ns, Period = 0 ps
parameter normalise_1 = 4'b1000;
                                                              initial
parameter normalise a = 4'b0100;
                                                               begin
                                                                      rst = 1'b0;
parameter unpack = 4'b0010;
parameter pack = 4'b1001;
                                                                      # 1000;
parameter multiply 0 = 4'b0110;
                                                             // dumped values till 1 ns
parameter normalise b = 4'b0101;
                                                               end
parameter special cases = 4'b0011;
 reg output_z_ack;
 reg input a stb;
                                                             // "Constant Pattern"
 reg [63:0] input_a;
                                                             // Start Time = 0 ps, End Time = 1 ns, Period = 0 ps
 reg rst;
                                                              initial
 reg input_b_stb ;
                                                               begin
 reg [63:0] input b;
                                                                      input a stb = 1'b1;
 wire input_a_ack;
                                                                      #1000;
 wire output z stb;
                                                             // dumped values till 1 ns
 wire [63:0] output_z;
                                                               end
 reg clk;
 wire input b ack;
 double_multiplier #( multiply_1 , get_a , get_b ,
                                                             // "Constant Pattern"
put_z , normalise_1 , normalise_a , unpack , pack ,
                                                             // Start Time = 0 ps, End Time = 1 ns, Period = 0 ps
                                                              initial
multiply 0, normalise b, special cases)
 DUT (
                                                               begin
    .output z ack (output z ack),
                                                                       input b stb = 1b1;
                                                                      # 1000;
   .input_a_stb (input_a_stb ),
   .input_a (input_a),
                                                             // dumped values till 1 ns
   .rst (rst),
                                                               end
   .input_b_stb (input_b_stb ) ,
   .input b (input b),
   .input a ack (input a ack),
                                                             // "Constant Pattern"
   .output_z_stb (output_z_stb ),
                                                             // Start Time = 0 ps, End Time = 1 ns, Period = 0 ps
   .output_z (output_z ) ,
                                                              initial
                                                               begin
   .clk (clk),
   .input_b_ack (input_b_ack ) );
                                                                       if (output_z_stb != (1'b0 )) $display($time, "
                                                              test case failed");
                                                                      # 1000:
                                                             // dumped values till 1 ns
// "Clock Pattern" : dutyCycle = 50
                                                               end
// Start Time = 0 ps, End Time = 1 ns, Period = 100 ps
 initial
 begin
                                                               initial
 repeat(10)
                                                                     #2000 $stop;
 begin
                                                             endmodule
         clk = 1'b1;
         #50 \text{ clk} = 1\text{'b0};
         #50;
```

#### 4.Implementation Block Diagram



HIGH SPEED IEEE-754 DOUBLE PRECISION FLOATING POINT MULTIPLIER USING VERILOG